Next Article in Journal
Spatial Distribution and Main Controlling Factors of Nitrogen in the Soils and Sediments of a Coastal Lagoon Area (Shameineihai, Hainan)
Next Article in Special Issue
A Self-Calibration of Capacitor Mismatch Error for Pipeline ADCs
Previous Article in Journal
Assessment of Building Air Quality in Respect of Eight Different Urban Block Designs Based on CFD Simulations
Previous Article in Special Issue
A 200-MS/s 10-Bit SAR ADC Applied in WLAN Systems
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

A Fully Integrated High Efficiency 2.4 GHz CMOS Power Amplifier with Mode Switching Scheme for WLAN Applications

1
The Intelligent Manufacturing Electronics R&D Center, Institute of Microelectronics of the Chinese Academy of Sciences, Beijing 100029, China
2
School of Electronic, Electrical and Communication Engineering, University of Chinese Academy of Sciences, Beijing 100049, China
3
Zhejiang CASEMIC Electronics Technology Co., Ltd., Hangzhou 310051, China
*
Authors to whom correspondence should be addressed.
Appl. Sci. 2023, 13(13), 7410; https://doi.org/10.3390/app13137410
Submission received: 4 June 2023 / Revised: 18 June 2023 / Accepted: 19 June 2023 / Published: 22 June 2023
(This article belongs to the Special Issue Advanced Circuits and Systems for Emerging Applications)

Abstract

:
A 3.3 V mode-switching RF CMOS power amplifier (PA) for WLAN applications is presented, which is integrated into a 55-nm bulk CMOS process. The proposed PA offers both static control and dynamic power control, allowing it to operate efficiently in both low-power and high-power modes. The pure low-power mode is achieved by reducing power cells, which are also used for linearization in high power mode. The low-power mode is achieved by reducing the number of power cells which are also used for linearization in the high-power mode. In the dynamic power control mode, the total AM–AM and AM–PM distortion is effectively compensated for by dynamically controlling the number of power cells and adjusting the matching input. The proposed PA achieves an output P1dB of 27.6 dBm with a PAE of 32.7% and an output P1dB of 17.7 dBm with a PAE of 10% in high-power and low-power modes, respectively. It is measured with an 802.11 n 64-quadrature-amplitude-modulation (MCS7) signal and shows a maximum average power of 19 dBm under an error-vector-magnitude (EVM) of −27 dB.

1. Introduction

Wireless local area network (WLAN) technology has become increasingly popular in recent years, and has been integrated into various mobile devices such as computers, mobile phones, and tablets. Research on CMOS SOC that can be used in wireless local area network (WLAN) technology has been the focus of attention in recent years [1,2,3,4,5]. However, integrating power amplifiers (PAs) into WLAN systems has been a major bottleneck due to the low breakdown voltage and the lossy substrate in the CMOS process.
Due to the lossy substrate in the CMOS process, the low-Q on-chip inductors and transformers seriously affect the linearity and efficiency of the PA. Off-chip matching can be used to solve these problems [6], but it increases the complexity and cost of the system. Moreover, directly connecting the drain of the transistor to the output PAD can cause severe breakdown problems that need to be carefully solved using ESD protection circuits without affecting linearity. Preferably, fully integrated PAs offer a better solution to help WLAN SOC achieve better gain control and system calibration, such as digital pre-distortion (DPD) loopback and adjustable gain control (AGC).
Other roadblocks to the integration of high-performance power amplifiers (PAs) are low breakdown voltage and low current driving capabilities. To address these challenges, various techniques have been employed in CMOS PAs, such as series-combing transformers/parallel-combing transformers (SCTs/PCTs) [7,8] and multistage cascode topology, aiming to enhance output power and gain. However, the SCTs and PCTs require extensive layout design to mitigate additional phase shifts and coupling between transformers, which can adversely impact the linearity and efficiency of the PA due to their large areas. Similarly, the multistage cascode topology has its own limitations attributable to the common gate (CG) transistor, as the presence of extra non-linearities from the CG transistor can degrade the overall linearity performance of the PA, including the bias circuit impedance of the CG transistor. Reference [6] indicates that the gate bias circuit of the CG transistor can introduce additional IMD3 asymmetry, which constitutes a critical factor in determining the linearity of the PA. Eliminating this non-linear effect adds complexity to the design. Nonetheless, despite these challenges, CMOS PAs remain a focal point of research due to their low cost and high integration capabilities. In particular, multi-band, multi-standard transceivers can be integrated into one single chip [9,10,11], which greatly reduces off-chip components, thereby reducing both costs and the PCB area. Therefore, CMOS SOC are widely used in portable devices such as mobile phones, watches, and tablets.
The modern Wireless Local Area Network (WLAN) 802.11ax/ac standard supports high data throughputs with strict linearity requirements, including support for modulation schemes such as 1024 and 256 quadrature amplitude modulation (QAM) and bandwidths up to 160 MHz. The linearity requirements are primarily characterized by two main factors: the error vector magnitude (EVM) and the spectral emission mask. In the case of transmitters, the linearity of the power amplifier (PA) plays a crucial role in determining the overall linearity of the entire transmitter. However, when compared to the PA design of III–V compound technology [12,13,14], CMOS PAs exhibit relatively poorer linearity. Consequently, various linearization techniques have been employed to enhance the linearity of CMOS PAs and meet the EVM requirements of WLAN modulation signals. These techniques include the employment of MGTR (Multigated Transistors) [15,16], analog and digital pre-distortion technology [17,18,19], feedback and feedforward technology [20,21], and adaptive bias circuits [22]. The adoption of these techniques aims to mitigate linearity limitations and improve the overall performance of CMOS PAs so they can meet the stringent requirements of WLAN modulation signals. Additionally, WLAN standards support MIMO technology, which allows users to use different spatial streams to improve throughputs. WLAN also supports multiple bands, so it is necessary to design antennas [23,24,25] with compact, weak coupling and high radiation efficiency performance to achieve high signal efficiency and high linearity transfer.
Moreover, WLAN uses orthogonal frequency division modulation (OFDM) technology to support higher throughputs, which lead to a high peak-to-average ratio (PAPR). Therefore, PAs need to have high efficiency both at peak output power and at large back-off output power in order to save power. To improve efficiency at the power back-off level, various technologies have been developed in recent years. Supply envelope tracking is an effective method [26,27,28], but in the CMOS process, the power supply voltage is relatively low, which makes it difficult to apply to CMOS PAs; the Doherty PA is another popular way to improve back-off power efficiency [29,30,31,32], but there are also difficulties regarding auxiliary PA matching and layout routing. Recently, some new technologies have been used to further improve PA efficiency at deep PBO levels. Multi-ways Doherty PAs can achieve multiple efficiency peaks at PBOs with a relatively larger size [33,34,35,36]; references [37,38] propose a class-G Doherty PA, which achieves efficiency peaks at 6- and 12-dB PBOs, with additional hardware overhead.
In this article, we propose a fully integrated linear CMOS PA operating from a 3.3-V supply for 2.4 G WLAN applications. It not only achieves high linearity using gm linearization, PMOS compensation, and large signal MGTR techniques [39], but also has a high efficiency at high back-off power with the proposed method. This article is organized as follows: In Chapter 2, the efficiency-enhanced method is discussed. The detailed circuit implementation is described in Chapter 3. Chapter 4 presents the measurement results, Chapter 5 discusses the future research direction of CMOS Pas for WLAN, and Chapter 6 concludes this article.

2. Efficiency-Enhanced Method

To address the issue of low power back-off efficiency caused by the high peak-to-average power ratio (PAPR) of WLAN signals, this work proposes a fully integrated PA with two operation modes to improve back-off efficiency. The PA consists of two stages, and the power cells of the second stage are reconfigurable and divided into five units. As illustrated in Figure 1, the proposed PA has two operation modes: high-power mode and low-power mode. In high-power mode, all power cells in the second stage of the PA are activated for high output power. Additionally, gm linearization, PMOS compensation, and the on-chip high Q output matching network are employed to ensure high linearity and output power. In the low-power mode, some of power cells in the second stage of the PA are turned off to improve efficiency and reduce DC power consumption, because the second stage of the PA mainly affects the total efficiency. The power-added efficiency (PAE) can be improved by × 1.5 in low-power mode with the same output power in the high-power mode. Moreover, with the on-chip power controller circuit dynamically configuring the PA’s operation mode according to the output power level, the PA allows not only static control but also dynamic control. In the dynamic control switching mode, the average power-added efficiency (PAE) over the entire output power range is 1.5 times higher than that of the PA without mode switching.
In the case of dynamic mode switching, the power controller detects the power of the circuit and generates a control signal to adjust the power cells and input capacitors. When operating at low-output power levels, the power detector detects that the power is low and generates a control signal to turn off four of the five power amplifier units, leaving only one unit turned on. As a result, the power-added efficiency (PAE) can be improved due to the reduced power cell size, and the DC current can also decrease significantly. As the output power continues to increase, the remaining four units are turned on by the control signal. In high power conditions, all power cells are turned on to provide high linearity and power. Through the method of this work, the back-off power efficiency can be greatly improved.
Figure 2a shows the simplified single-ended schematic of the proposed reconfigurable power cells. The small signal equivalent circuit of the power cell is shown in Figure 2b. Assuming that all the transistors work in the saturation region and the output impedance is ignored, the small signal voltage gain can be derived as
A v = V o u t V i n = Z L j w M R s + R L + j w L s + j X L · g m 2 g m 1 j w C 1 g m 1 j w C 1 + g m 2 C 1 C g s 2
where Z L = R L + j X L , M = k L 1 L 2 . Thus, there will be phase and amplitude discontinuity during the dynamic mode switching between the high-power mode and low-power mode, causing AM–AM and AM–PM distortion.
The large AM–AM and AM–PM distortion may cause severe linearity degradation. Reference [40] shows that the ACLR degrades rapidly with larger gain and phase discontinuities. To address the issue of gain and phase discontinuities caused by the dynamic power control mode, this work proposes the addition of variable capacitors at the input matching to ensure minimal discontinuities in total gain and phase.
Therefore, in order to achieve high performance, careful design considerations must be taken into account. Specifically, the gain variation at the input matching must be less than that of the second stage PA, and the total variation of the gain should not exceed 1~1.5 dB. This approach can help minimize distortion and ensure high linearity. The remaining distortions could be compensated by digital pre-distortion (DPD).
Power cells are carefully designed to maximize efficiency and linearity. The detailed circuit design will be presented in Chapter 3.

3. Circuit Implementation

As shown in Figure 1, the proposed power amplifier (PA) is composed of a power control circuit, two-stage power cells, on-chip matching circuits(including on-chip transformers and capacitors),and integrated bias circuits. The power cells utilize a differential structure to compensate for even-order harmonics and common-mode fluctuations caused by ground bonding wires.

3.1. Power Controller Circuit

Figure 3 depicts the schematic of the power controller circuit. The power controller circuit consists of a power detector and comparators. The power detector detects the RF power signal and outputs a DC voltage, which enters the comparator with a given reference voltage to generate control signals for the power cells and capacitors.
The power detector is composed of a two-stage amplifier. The RF differential signals enter M2P and M2N, whose W/L is half of M1. For small signals, the total current of the M2 branch does not change due to the differential inputs, and the output voltage Vpd is the same as Vgs due to the feedback. As the power increases, the total current of the M2 branch increases. Due to the tail current source, M9, the drain voltage of M2 increases, and the output DC voltage Vpd increases accordingly.
The gain-bandwidth product (GBW) of the power detection circuit is 200 MHz and meticulously designed to suppress the carrier while ensuring minimal impact on the signal bandwidth of the wireless local area network (WLAN). Then, the output signal is directly compared with a predetermined reference voltage. Whenever the output voltage of the power detection circuit is higher than the reference voltage, the comparator generates a high-level signal, consequently activating the entire circuit to operate in a high-power mode. Conversely, if the output voltage falls below the reference voltage, the circuit switches to a low-power mode. The reference voltage is adjustable, allowing for the generation of control signals at different power levels.
The overall time delay of the power controller circuits, from the moment the input signal enters the circuit until the digital control signal is generated, is approximately 3 ns. This time delay effectively satisfies the signal output requirements of the WLAN. Moreover, the circuit maintains a low current consumption level under 1.2 V supply voltage, thus minimizing its impact on the overall efficiency of the power amplifier.
Figure 4 illustrates the simulated power detector voltage versus input power, which demonstrates good linearity over the entire power range.
Then, the comparison between the output detector voltage Vpd and different adjustable reference voltages generates control signals. Figure 5 shows the simulated logic control voltages versus input power.

3.2. Linearity Enhanced Method

Figure 6 shows the simplified schematic of power cells and Table 1 shows the power cell transistor size. To ensure the flexibility of power control, the power cells are designed to be reconfigurable and divided into five units. Each cell uses a cascode structure and can be individually biased, which enables dynamic control by the power controller circuit as well as static control. In the common gate-transistors, thick oxide is used for high supply voltage, while thin oxide is used in the common-source transistors to provide high gain. Additionally, a parallel PMOS at the input is added to improve linearity.
In general, power amplifiers (PAs) are biased to Class AB for a compromise between linearity and efficiency. In this design, the second stage core devices are divided into five groups that are biased to different voltages. When all the groups are turned on, some groups are biased to Class AB but closer to Class A, while others are biased to Class AB but closer to Class B. The ratio of these two groups is 2:3, which achieves a relatively flat gm over a wider range of input voltage, thus obtaining better linearity at the expense of small signal voltage gain. Figure 7 illustrates the overall linearity, which is greatly improved.
Figure 8 shows the simulated comparison of the output power between with- and without-gm linearization. The results show that with the help of gm linearization, the PA has a higher OP1dB compression point, indicating a higher linearity.
Additionally, the PA’s IMD3 also can be improved by gm linearization. To explain this more clearly, we review the regeneration process of the IMD3 [41]. The drain current(id), the most significant non-linear distortion source, can be expanded in the following Taylor series,
i d = g m V g s + g d V d s + g m 2 V g s 2 + g d 2 V d s 2 + g m d V g s V d s + g m 3 V g s 3 +
The gterms represent the transconductance, drain conductance, and cross terms. R L ω L assumes the output load impedance at the fundamental frequency. The input signal V i n is given by
V i n = A [ cos ω 1 t + cos ω 2 t ]
Thus, the IMD3 terms can be derived as
V d s 2 ω 2 ω 1 R L ω L [ 3 4 g m 3 A 3 + 1 2 Z L ω 2 ω 1 g m 2 g m d A 3 + 1 4 Z L 2 ω c g m 2 g m d A 3 V d s 2 ω 1 ω 2 R L ω L [ 3 4 g m 3 A 3 + 1 2 Z L ω 1 ω 2 g m 2 g m d A 3 + 1 4 Z L 2 ω c g m 2 g m d A 3
where ω c = ω 1 + ω 2 2 , Z L is the frequency-dependent load impedance, and   Z L = R L ω L at the fundamental frequency.
It can be seen that IMD3 has a great relationship with g m 3 . Figure 9 shows the simulated g m 3 versus bias voltage. Therefore, low g m 3 can be realized using a combination of two different bias voltages. Figure 10 shows the comparison of IMD3 between with- and without-gm linearization, indicating better IMD3.
However, since the power cells are all biased to class AB, when the input signal is large enough, the device will constantly turn on and off, causing the gate capacitance of NMOS Cgg to change dramatically and resulting in severe AM–AM and AM–PM distortion, thereby deteriorating the overall linearity.
In order to compensate for these distortions, a nonlinear capacitance compensation technique is employed using PMOS transistors alongside NMOS transistors in the second stage, since the change of PMOS gate capacitance is opposite to NMOS. Under appropriate size and biasing voltage, the total capacitance seen at the NMOS gate will remain approximately constant, thereby compensating for the distortions.
Figure 11 shows the NMOS gate capacitance, PMOS gate capacitance, and total capacitance. It can be seen that PMOS can compensate for the changes in NMOS gate capacitance in a wider input voltage range, thus achieving high linearity. Figure 12 shows the comparison of IMD3 between with- and without-PMOS compensation, indicating better IMD3.

3.3. On-Chip Transformer Matching Circuit

The input, interstage, and output matching in this design are accomplished through the utilization of transformers and capacitors. The incorporation of transformers offers several significant advantages. Firstly, transformers inherently provide isolation between the primary and secondary DC paths. Secondly, they exhibit excellent impedance transformation characteristics, thereby enhancing the flexibility of the design. Thirdly, transformers possess wide bandwidth capabilities. Lastly, transformers can be employed as baluns, enabling conversion between single-ended and differential signals.
The Z-parameter matrix of a practical transformer can be represented as follows (The orientation of primary current and secondary current is consistent with Figure 13):
Z = R 1 + j ω L 1 j ω M j ω M ( R 2 + j ω L 2 ) M = k L 1 L 2
where k represents the coupling coefficient between the primary and secondary coils in the transformer. When the secondary coil is connected to the load, the equivalent circuit diagram can be represented as follows:
Consequently, the load resulting from the conversion after the primary coil can be obtained as follows:
Z i n = R 1 + ω M 2 R 2 + R L R 2 + R L 2 + ω L 2 + X L 2 + j ω L 1 ω M 2 ω L 2 + X L R 2 + R L 2 + ω L 2 + X L 2
Z l o a d = R L + j X L ,   M = k L 1 L 2
where k represents the coupling coefficient between the primary and secondary coils in the transformer.
By selecting different values for the inductance and the coupling coefficient (k), it is possible to achieve various impedance transformations, thereby providing a significantly high degree of design flexibility.
However, part of the reason why integrating a power amplifier is challenging is due to the low-Q of the on-chip transformer or inductor, which has a significant impact on the overall linearity and efficiency of the PA. To address this issue, this design adopts the following techniques for on-chip transformer design: First, both the primary and secondary coils are made of the top metal layer, which has the lowest sheet resistance and highest current capacity. Second, a poly shielding is used underneath the coils to reduce the impact of the substrate. Third, to prevent induced currents in the substrate due to electromagnetic fields, a low doping concentration substrate is used beneath the transformer coils. Finally, this work superimposes the AL RDL layer on the primary coil, which slightly increases the Q value of the primary coil. Figure 14 shows the layout of the output transformer and Table 2 shows EM-simulated transformer parameters.
Meanwhile, in order to maintain consistent power gain among different channels, the inter-stage matching capacitance is reconfigurable in this design. Figure 15 depicts the schematic of the reconfigurable inter-stage matching capacitance, while Table 3 lists the various capacitance values corresponding to different cap codes.

3.4. Integrated Bias Circuits

The linearity of a power amplifier is closely associated with its biasing, and the integration of bias circuits in the CMOS process can be leveraged to optimize the linearity of the power amplifier, which represents one of the advantages of the CMOS process. In the literature, reference [6] used a common-source bias circuit to inject the envelope signal, effectively mitigating the generation of IMD3 signals within the circuit and significantly enhancing the IMD3’s performance, particularly under conditions of high signal output power. Similarly, reference [41] utilized a dynamic bias control circuit to regulate the common-gate bias voltage at different power levels, thus achieving linearity optimization of the circuit. This research demonstrates that integrated bias circuits can be effectively employed to optimize the overall linearity of the circuit.
The integrated bias circuit utilized in this design is depicted in the figure below (Figure 11). Figure 16a shows the common-source bias circuit, which employs a specific circuit structure for generating the desired voltage. As illustrated in the Figure 16, a variable current source passes through the diode-connected NMOS to produce the voltage, with the current being generated by the BandGap circuit. The proportional to absolute temperature (PTAT) current is utilized to compensate for variations in the threshold voltage caused by temperature changes. The relationship between the threshold voltage of the common-source transistor and the temperature variation is demonstrated in Figure 17. To maintain the stability of the bias voltage, the generated voltage is then fed into a voltage buffer. This voltage buffer prevents any fluctuations in the bias voltage, which could otherwise impact the linearity of the power amplifier. Moreover, it ensures the stability of the output impedance of the bias circuit. The gain-bandwidth product (GBW) of the voltage buffer circuit is also meticulously designed to suppress the RF frequency while ensuring the DC voltage output.
The schematic of common-gate bias circuit, illustrated in the Figure 16b, utilizes a variable resistor to generate the required voltage. Similarly, the output of this circuit is connected to a voltage buffer to stabilize the output impedance of the bias circuit.
The simulated output impedance of the bias circuit, as displayed in the Figure 18a, indicates that the addition of the voltage buffer results in a consistent output impedance at different bias voltages. Figure 18b shows that bias circuit impedance without a voltage buffer has a large variation at different output dc voltages, which will affect the linearity of the power amplifier (PA).

4. Measurement Results

The proposed PA has been implemented in 55-nm CMOS, occupying an area of 1.37 mm × 0.66 mm, as shown in Figure 19. Multiple grounding pads are placed to reduce the inductance of the bonding wires. For the measurements, an off-chip LC balun with a 50–50 ohm turn ratio is used at the PA’s input to implement the single-ended to differential conversion. All the measurements are conducted at the output of the PA, and the balun loss has been included in the following measured results. Figure 20 shows the large signal CW measurements’ setup and the measurements’ environments.
Figure 21 shows the measured small signal gain characteristics in pure HP and LP mode by the static control signal.
Figure 22 presents the measured single tone (continuous wave, CW) performance of the PA at pure LP and HP modes, demonstrating a significant improvement in PAE and DC current in the pure LP mode. The PA achieves an output P1dB of 27.6 dBm in pure HP mode with 32.7% max PAE, and 17.7 dBm in pure LP mode with 10% PAE. Notably, in the output power range of 10~15 dBm, the PAE in pure LP mode is 1.5 times that of the pure HP mode. Moreover, the total AM–AM and AM–PM distortions are very low in both modes.
Figure 23 presents the measured single tone (continuous wave, CW) performance of the PA at the pure LP and HP modes with the same gain to ensure that the power control mode works properly. The results show that in this case, there is still a large improvement in PAE, and the gain difference is within 1 dB.
Figure 24 presents the measured CW performance of the PA in power control mode. It can be seen that the DC current is significantly reduced by about 100 mA at low power levels, and the PAE is also improved while maintaining acceptable gain and phase discontinuities.
Finally, to verify whether the linearity characteristics of the proposed PA are suitable for WLAN system applications, modulation signals are applied. Figure 25 shows the measured performance for an 802.11 n MCS7 signal. The results indicate that even without digital pre-distortion (DPD), the proposed PA meets the linearity requirements of the WLAN 802.11n protocol.
Table 4 shows a comprehensive summary of the performance of the presented CMOS PA and compares it with other similar works. In comparison to the state-of-the-art designs, the proposed PA achieves a similar or better performance with a much smaller chip area.

5. Discussions

With the continuous advancement of WLAN technology, the demand for wider bandwidth (320 MHz or higher) and more intricate modulation schemes (4096 QAM or higher) has emerged to achieve greater data throughput. Within the transmitter, the power amplifier (PA) plays a critical role in determining the efficiency and linearity of the entire transmission path. To satisfy the system’s error vector magnitude (EVM) requirements, the power amplifier necessitates exceptionally high linearity and efficiency. Consequently, the design of CMOS PAs faces increasingly demanding challenges.
Looking ahead, the future research direction of CMOS PAs for WLAN primarily revolves around the exploration of high linearization techniques and the enhancement of deep back-off efficiency. These areas of focus aim to address the need for improved linearity performance and increased efficiency, aligning with the evolving requirements of WLAN systems.

6. Conclusions

This paper has presented a fully integrated linear 2.4-GHz CMOS power amplifier with two operating modes for WLAN applications. The mode switching is achieved by statically or dynamically controlling the number of power cells. The PA achieves an output P1dB of 27.6 dBm and 17.7 dBm with a power-added efficiency (PAE) of 32.7% and 17.7% in the high-power mode (HPM) and low-power mode (LPM), respectively. Additionally, the efficiency of the low-power mode is 1.5 times higher than that of the high-power mode within the output power range of 10–16 dBm. In the high-power mode, the use of gm linearization and PMOS compensation result in an output 1 dB compression point of 27.6 dBm and a saturated output power of 29.7 dBm. Furthermore, under a WLAN 802.11n 64 QAM modulation signal, the power amplifier achieves −27 dB EVM at 19 dBm output power, demonstrating its ability to meet the linearity requirements of WLAN standards.
The proposed PA could be used in various termini, including routers and tablets. The future direction is to integrate this PA into an entire transceiver to realize a fully integrated WLAN SOC chip. Moreover, the proposed PA has only two modes to switch, and more modes can be achieved in the future to further improve efficiency.

Author Contributions

Conceptualization, H.S., T.M. and B.W.; Methodology, H.S., T.M. and B.W.; Software, H.S., T.M. and B.W.; Validation, H.S. and T.M.; Formal analysis, H.S. and B.W.; Investigation, H.S. and T.M.; Resources, H.S., T.M. and B.W.; Data curation, H.S.; Writing – original draft, H.S.; Writing – review & editing, H.S., T.M. and B.W.; Visualization, H.S.; Supervision, H.S. and T.M.; Project administration, H.S., T.M. and B.W.; Funding acquisition, T.M. and B.W. All authors have read and agreed to the published version of the manuscript.

Funding

This research received no external funding.

Institutional Review Board Statement

Not applicable.

Informed Consent Statement

Not applicable.

Data Availability Statement

The data in this paper are all from simulation and test results of real circuits, and there is no data plagiarism or falsification. Due to project confidentiality requirements, we regret that we cannot release more details of the data at this time.

Conflicts of Interest

The authors declare no conflict of interest.

References

  1. Lee, C.P.; Behzad, A.; Marholev, B.; Magoon, V.; Bhatti, I.; Li, D.; Bothra, S.; Afsahi, A.; Ojo, D.; Roufoogaran, R.; et al. 25.3 A MultiStandard, Multiband SoC with Integrated BT, FM, WLAN Radios and Integrated Power Amplifier. In Proceedings of the 2010 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 7–11 February 2010. [Google Scholar]
  2. Kumar, R.; Krishnaswamy, T.; Rajendran, G.; Sahu, D.; Sivadas, A.; Nandigam, M.; Ganeshan, S.; Datla, S.; Kudari, A.; Bhasin, H.; et al. 19.1 A Fully Integrated 2 × 2 b/g and 1 × 2 a-Band MIMO WLAN SoC in 45 nm CMOS for Multi-Radio IC. In Proceedings of the 2013 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 17–21 February 2013. [Google Scholar]
  3. Chen, T.M.; Chan, W.C.; Lin, C.C.; Hsu, J.L.; Li, W.K.; Wu, P.A.; Huang, Y.L.; Huang, Y.C.; Tsai, T.; Chang, P.Y.; et al. A 2 × 2 MIMO 802.11 abgn/ac WLAN SoC with integrated T/R switch and on-chip PA delivering VHT80 256QAM 17.5 dBm in 55 nm CMOS. In Proceedings of the 2014 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), Tampa, FL, USA, 1–3 June 2014. [Google Scholar]
  4. Chen, T.M.; Lu, Y.; Chen, P.N.; Chang, Y.H.; Liu, M.C.; Chang, P.Y.; Liang, C.J.; Chen, Y.C.; Lu, H.L.; Ding, J.Y.; et al. 7.1 An 802.11 ac dual-band reconfigurable transceiver supporting up to four VHT80 spatial streams with 116fs rms-jitter frequency synthesizer and integrated LNA/PA delivering 256QAM 19 dBm per stream achieving 1.733 Gb/s PHY rate. In Proceedings of the 2017 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 5–9 February 2017. [Google Scholar]
  5. Lu, E.; Li, W.K.; Deng, Z.; Rostami, E.; Wu, P.A.; Chang, K.M.; Chuang, Y.C.; Lai, C.M.; Chen, Y.C.; Peng, T.H.; et al. 10.4 A 4 × 4 Dual-Band Dual-Concurrent WiFi 802.11 ax Transceiver with Integrated LNA, PA and T/R Switch Achieving +20 dBm 1024-QAM MCS11 P out and− 43dB EVM Floor in 55nm CMOS. In Proceedings of the 2020 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 16–20 February 2020. [Google Scholar]
  6. Koo, B.; Na, Y.; Hong, S. Integrated Bias Circuits of RF CMOS Cascode Power Amplifier for Linearity Enhancement. IEEE Trans. Microw. Theory Tech. 2012, 60, 340–351. [Google Scholar] [CrossRef]
  7. Kim, J.; Yoon, Y.; Kim, H.; An, K.H.; Kim, W.; Kim, H.-W.; Lee, C.-H.; Kornegay, K.T. A Linear Multi-Mode CMOS Power Amplifier with Discrete Resizing and Concurrent Power Combining Structure. IEEE J. Solid-State Circuits 2011, 46, 1034–1048. [Google Scholar]
  8. Aoki, I.; Kee, S.; Magoon, R.; Aparicio, R.; Bohn, F.; Zachan, J.; Hatcher, G.; McClymont, D.; Hajimiri, A. A Fully-Integrated Quad-Band GSM/GPRS CMOS Power Amplifier. IEEE J. Solid-State Circuits 2008, 43, 2747–2758. [Google Scholar] [CrossRef] [Green Version]
  9. Lu, C.; Zhao, Y.; Bao, J.; Chen, S.L.; Liu, J.; Chien, C.M.; Huang, L.; Zhang, D.; Zhou, Y.; Chen, J.; et al. A Highly Efficient Combo Transceiver for 802.11b/g/n/ax and BT/BLE in 22 nm CMOS. In Proceedings of the 2021 IEEE 47th European Solid State Circuits Conference (ESSCIRC), Grenoble, France, 13–22 September 2021. [Google Scholar]
  10. Lu, C.; Chen, S.L.C.; Liu, J.; Bao, J.; Zhao, Y.; Chien, C.M.; Wang, Y.; Chen, J.; Liao, Z.; Ding, B.; et al. 4.3 A Dual-Band 2 × 2 802.11ax Transceiver Supporting 160MHz CBW and 1024-QAM. In Proceedings of the 2022 IEEE Asian Solid-State Circuits Conference (A-SSCC), Taipei, Taiwan, China, 6–9 November 2022. [Google Scholar]
  11. Lu, C.; Chen, S.-L.; Liu, J.; Bao, J.; Wang, Y.; Zhao, Y. Dual-Band 802.11ax Transceiver Design With 1024-QAM and 160-MHz CBW Support. IEEE Solid-State Circuits Lett. 2023, 6, 137–140. [Google Scholar] [CrossRef]
  12. Liu, B.; Boon, C.C.; Mao, M.; Choi, P.; Guo, T. A 2.4–6 GHz Broadband GaN Power Amplifier for 802.11ax Application. IEEE Trans. Circuits Syst. I Regul. Pap. 2021, 68, 2404–2417. [Google Scholar] [CrossRef]
  13. Wan, S.; Chen, W.; Xia, B.; Lv, G.; Chen, L.; Li, D.; Feng, Z. A High-Efficiency Two-Stage GaAs HBT Doherty Power Amplifier With Thermal Compensation for WLAN Application. In Proceedings of the 2021 IEEE MTT-S International Wireless Symposium (IWS), Nanjing, China, 23–26 May 2021. [Google Scholar]
  14. Liao, L.; Lin, J.; Wang, W.; Chen, X.; Deng, C.; Wang, Q.; Yu, H. A 5.15–5.85 GHz GaN Doherty Power Amplifier MMIC for WLAN Application. In Proceedings of the 2022 IEEE 16th International Conference on Solid-State & Integrated Circuit Technology (ICSICT), Nanjing, China, 25–28 October 2022. [Google Scholar]
  15. Lu, C.; Pham, A.-V.H.; Shaw, M.; Saint, C. Linearization of CMOS Broadband Power Amplifiers Through Combined Multigated Transistors and Capacitance Compensation. IEEE Trans. Microw. Theory Tech. 2007, 55, 2320–2328. [Google Scholar]
  16. Afsahi, A.; Behzad, A.; Magoon, V.; Larson, L.E. Linearized Dual-Band Power Amplifiers with Integrated Baluns in 65 nm CMOS for a 2x2 802.11n MIMO WLAN SoC. IEEE J. Solid-State Circuits 2010, 45, 955–966. [Google Scholar] [CrossRef]
  17. Yamanouchi, S.; Aoki, Y.; Kunihiro, K.; Hirayama, T.; Miyazaki, T.; Hida, H. Analysis and Design of a Dynamic Predistorter for WCDMA Handset Power Amplifiers. IEEE Trans. Microw. Theory Tech. 2007, 55, 493–503. [Google Scholar] [CrossRef]
  18. Son, K.Y.; Koo, B.; Hong, S. A CMOS Power Amplifier with a Built-In RF Predistorter for Handset Applications. IEEE Trans. Microw. Theory Tech. 2012, 60, 2571–2580. [Google Scholar] [CrossRef]
  19. Deng, J.; Gudem, P.; Larson, L.; Kimball, D.; Asbeck, P. A SiGe PA with Dual Dynamic Bias Control and Memoryless Digital Predistortion for WCDMA Handset Applications. IEEE J. Solid-State Circuits 2006, 41, 1210–1221. [Google Scholar] [CrossRef]
  20. Jeon, H.; Lee, K.S.; Lee, O.; An, K.H.; Yoon, Y.; Kim, H.; Kobayashi, K.W.; Lee, C.H.; Kenney, J.S. A Cascode Feedback Bias Technique for Linear CMOS Power Amplifiers in a Multistage Cascode Topology. IEEE Trans. Microw. Theory Tech. 2013, 61, 890–901. [Google Scholar] [CrossRef]
  21. Kang, S.; Baek, D.; Hong, S. A 5-GHz WLAN RF CMOS Power Amplifier with a Parallel-Cascoded Configuration and an Active Feedback Linearizer. IEEE Trans. Microw. Theory Tech. 2017, 65, 3230–3244. [Google Scholar] [CrossRef]
  22. Ma, Z.; Ma, K.; Wang, K.; Meng, F. 19.3 A 28 GHz Compact 3-Way Transformer-Based Parallel-Series Doherty Power Amplifier with 20.4%/14.2% PAE at 6-/12- dB Power Back-Off and 25.5 dBm Past in 55 nm Bulk CMOS. In Proceedings of the 2022 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 20–26 February 2022. [Google Scholar]
  23. Cai, C.A.; Kai, K.Y.; Liao, W.J. A WLAN/WiFi-6E MIMO Antenna Design for Handset Devices. In Proceedings of the 2021 International Symposium on Antennas and Propagation (ISAP), Taipei, Taiwan, China, 19–22 October 2021. [Google Scholar]
  24. Kumar, A.; Chaturvedi, D.; Raghavan, S. Dual-Band, Dual-Fed Self-Diplexing Antenna. In Proceedings of the 2019 13th European Conference on Antennas and Propagation (EuCAP), Krakow, Poland, 31 March–5 April 2019. [Google Scholar]
  25. Kumar, A.; Rosaline, S.I. Hybrid half-mode SIW cavity-backed diplex antenna for on-body transceiver applications. Appl. Phys. A 2021, 127, 834. [Google Scholar] [CrossRef]
  26. Kang, D.; Kim, D.; Choi, J.; Kim, J.; Cho, Y.; Kim, B. A Multimode/Multiband Power Amplifier with a Boosted Supply Modulator. IEEE Trans. Microw. Theory Tech. 2010, 58, 2598–2608. [Google Scholar] [CrossRef]
  27. Hassan, M.; Larson, L.E.; Leung, V.W.; Asbeck, P.M. A Combined Series-Parallel Hybrid Envelope Amplifier for Envelope Tracking Mobile Terminal RF Power Amplifier Applications. IEEE J. Solid-State Circuits 2012, 47, 1189–1198. [Google Scholar] [CrossRef]
  28. Oishi, K.; Yoshida, E.; Sakai, Y.; Takauchi, H.; Kawano, Y.; Shirai, N.; Kano, H.; Kudo, M.; Murakami, T.; Tamura, T.; et al. 3.2 A 1.95 GHz fully integrated envelope elimination and restoration CMOS power amplifier with envelope/phase generator and timing aligner for WCDMA and LTE. In Proceedings of the 2014 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 9–13 February 2014. [Google Scholar]
  29. Doherty, W.H. A New High Efficiency Power Amplifier for Modulated Waves. Proc. Inst. Radio Eng. 1936, 24, 1163–1182. [Google Scholar]
  30. Chee, Y.H.; Golcuk, F.; Matsuura, T.; Beale, C.; Wang, J.F.; Shanaa, O. 17.1 A Digitally Assisted CMOS WiFi 802.11ac/11ax Front End Module Achieving 12% PA Efficiency at 20 dBm Output Power with 160 MHz 256-QAM OFDM Signal. In Proceedings of the 2017 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 5–9 February 2017. [Google Scholar]
  31. Kaymaksut, E.; Reynaert, P. Transformer-Based Uneven Doherty Power Amplifier in 90 nm CMOS for WLAN Applications. IEEE J. Solid-State Circuits 2012, 47, 1659–1671. [Google Scholar] [CrossRef]
  32. Vorapipat, V.; Levy, C.S.; Asbeck, P.M. Voltage Mode Doherty Power Amplifier. IEEE J. Solid-State Circuits 2017, 52, 1295–1304. [Google Scholar] [CrossRef]
  33. Yang, Y.; Cha, J.; Shin, B.; Kim, B. A fully matched N-way Doherty amplifier with optimized linearity. IEEE Trans. Microw. Theory Tech. 2003, 51, 986–993. [Google Scholar] [CrossRef]
  34. Srirattana, N.; Raghavan, A.; Heo, D.; Allen, P.; Laskar, J. Analysis and Design of a High-Efficiency Multistage Doherty Power Amplifier for Wireless Communications. IEEE Trans. Microw. Theory Tech. 2005, 53, 852–860. [Google Scholar] [CrossRef]
  35. Golestaneh, H.; Malekzadeh, F.A.; Boumaiza, S. An Extended-Bandwidth Three-Way Doherty Power Amplifier. IEEE Trans. Microw. Theory Tech. 2013, 61, 3318–3328. [Google Scholar] [CrossRef]
  36. Jung, D.; Li, S.; Park, J.-S.; Huang, T.-Y.; Zhao, H.; Wang, H. A CMOS 1.2-V Hybrid Current- and Voltage-Mode Three-Way Digital Doherty PA with Built-In Phase Nonlinearity Compensation. IEEE J. Solid-State Circuits 2019, 55, 525–535. [Google Scholar] [CrossRef]
  37. Hu, S.; Kousai, S.; Wang, H. 2.8 A broadband CMOS digital power amplifier with hybrid Class-G Doherty efficiency enhancement. In Proceedings of the 2015 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 22–26 February 2015. [Google Scholar]
  38. Vorapipat, V.; Levy, C.S.; AsbeckIEEE, P.M. A Class-G Voltage-Mode Doherty Power Amplifier. IEEE J. Solid-State Circuits 2017, 52, 3348–3360. [Google Scholar] [CrossRef]
  39. Joo, T.; Koo, B.; Hong, S. A WLAN RF CMOS PA With Large-Signal MGTR Method. IEEE Trans. Microw. Theory Tech. 2013, 61, 1272–1279. [Google Scholar] [CrossRef]
  40. Yin, Y.; Yu, X.; Wang, Z.; Chi, B. An Efficiency-Enhanced Stacked 2.4-GHz CMOS Power Amplifier with Mode Switching Scheme for WLAN Applications. IEEE Trans. Microw. Theory Tech. 2015, 63, 672–682. [Google Scholar] [CrossRef]
  41. Chowdhury, D.; Hull, C.D.; Degani, O.B.; Wang, Y.; Niknejad, A.M. Linearization of CMOS Cascode Power Amplifiers Through Adaptive Bias Contol. IEEE Trans. Microw. Theory Tech. 2013, 61, 4534–4543. [Google Scholar]
  42. Chowdhury, D.; Hull, C.D.; Degani, O.B.; Wang, Y.; Niknejad, A.M. A Fully Integrated Dual-Mode Highly Linear 2.4 GHz CMOS Power Amplifier for 4G WiMax Applications. IEEE J. Solid-State Circuits 2009, 44, 3393–3402. [Google Scholar] [CrossRef]
  43. Jeong, G.; Kang, S.; Joo, T.; Hong, S. An Integrated Dual-Mode CMOS Power Amplifier with Linearizing Body Network. IEEE Trans. Circuits Syst. II Express Briefs 2017, 64, 1037–1041. [Google Scholar] [CrossRef]
  44. Yoon, Y.; Kim, J.; Kim, H.; An, K.H.; Lee, O.; Lee, C.-H.; Kenney, J.S. A Dual-Mode CMOS RF Power Amplifier with Integrated Tunable Matching Network. IEEE Trans. Microw. Theory Tech. 2012, 60, 77–88. [Google Scholar] [CrossRef]
Figure 1. Architecture of the proposed CMOS PA.
Figure 1. Architecture of the proposed CMOS PA.
Applsci 13 07410 g001
Figure 2. (a) Simplified schematic of the proposed reconfigurable single-ended power cells. (b) The small signal equivalent circuit.
Figure 2. (a) Simplified schematic of the proposed reconfigurable single-ended power cells. (b) The small signal equivalent circuit.
Applsci 13 07410 g002
Figure 3. Schematic of the Power Controller.
Figure 3. Schematic of the Power Controller.
Applsci 13 07410 g003
Figure 4. Simulated power detector output voltage.
Figure 4. Simulated power detector output voltage.
Applsci 13 07410 g004
Figure 5. Simulated output control signal.
Figure 5. Simulated output control signal.
Applsci 13 07410 g005
Figure 6. Simplified schematic of the power cells.
Figure 6. Simplified schematic of the power cells.
Applsci 13 07410 g006
Figure 7. Simulated Gm for Class A and Class B devices, and overall Gm.
Figure 7. Simulated Gm for Class A and Class B devices, and overall Gm.
Applsci 13 07410 g007
Figure 8. Simulated comparison of the output power.
Figure 8. Simulated comparison of the output power.
Applsci 13 07410 g008
Figure 9. Simulated g m 3 versus bias voltage.
Figure 9. Simulated g m 3 versus bias voltage.
Applsci 13 07410 g009
Figure 10. Simulated comparison of the IMD3 according to the output power with/without gm.
Figure 10. Simulated comparison of the IMD3 according to the output power with/without gm.
Applsci 13 07410 g010
Figure 11. Simulated NMOS capacitance, PMOS capacitance, and total capacitance.
Figure 11. Simulated NMOS capacitance, PMOS capacitance, and total capacitance.
Applsci 13 07410 g011
Figure 12. Simulated comparison of the IMD3 according to the output power with/without PMOS.
Figure 12. Simulated comparison of the IMD3 according to the output power with/without PMOS.
Applsci 13 07410 g012
Figure 13. Transformer equivalent circuit.
Figure 13. Transformer equivalent circuit.
Applsci 13 07410 g013
Figure 14. Output Balun layout.
Figure 14. Output Balun layout.
Applsci 13 07410 g014
Figure 15. Schematic of the Capbank.
Figure 15. Schematic of the Capbank.
Applsci 13 07410 g015
Figure 16. (a) Schematic of the common-source bias circuit. (b) Schematic of the common-gate bias circuit.
Figure 16. (a) Schematic of the common-source bias circuit. (b) Schematic of the common-gate bias circuit.
Applsci 13 07410 g016aApplsci 13 07410 g016b
Figure 17. (a) Simulated threshold voltage versus temperature. (b) Simulated PTAT current versus temperature.
Figure 17. (a) Simulated threshold voltage versus temperature. (b) Simulated PTAT current versus temperature.
Applsci 13 07410 g017
Figure 18. (a) Simulated bias impedance with voltage buffer at different bias voltage. (b) Simulated bias impedance without voltage buffer at different bias voltage.
Figure 18. (a) Simulated bias impedance with voltage buffer at different bias voltage. (b) Simulated bias impedance without voltage buffer at different bias voltage.
Applsci 13 07410 g018
Figure 19. Die photo and PCB photo.
Figure 19. Die photo and PCB photo.
Applsci 13 07410 g019
Figure 20. (a) Large-signal CW measurements’ setup. (b) Measurements’ environment.
Figure 20. (a) Large-signal CW measurements’ setup. (b) Measurements’ environment.
Applsci 13 07410 g020
Figure 21. Measured S21 small signal gain.
Figure 21. Measured S21 small signal gain.
Applsci 13 07410 g021
Figure 22. Measured CW performance in pure HP and LP mode.
Figure 22. Measured CW performance in pure HP and LP mode.
Applsci 13 07410 g022aApplsci 13 07410 g022b
Figure 23. Measured CW performance with same gain.
Figure 23. Measured CW performance with same gain.
Applsci 13 07410 g023
Figure 24. Measured CW Performance in power control mode.
Figure 24. Measured CW Performance in power control mode.
Applsci 13 07410 g024
Figure 25. Measured PA performance for 802.11n.
Figure 25. Measured PA performance for 802.11n.
Applsci 13 07410 g025
Table 1. Power Cell Transistor Size.
Table 1. Power Cell Transistor Size.
W/L
Common Source800 μm × 2/100 n
Common Gate800 μm × 2/500 n
Table 2. Simulated transformer parameters.
Table 2. Simulated transformer parameters.
Lp526.69 pHLs1.68 nH
Qp10.96Qs15.22
k0.726
SRF>10 G
Table 3. Simulated Capacitance.
Table 3. Simulated Capacitance.
CapCodeCapQ
4′b0000163.4 fF28.8
4′b0001193.18 fF33.7
4′b0011262.68 fF35.5
4′b0111401.76 fF33.6
4′b1111680.02 fF30.6
Table 4. Comparison with previous works.
Table 4. Comparison with previous works.
RefFreqSupplyProcessMethodHPMLPMCW PAE Improve Linearity
OP1dBPAEOP1dBPAE
[40]2.4G5.6 V180 nm-CMOSMode Switching2726.12221.8x2EVM:-15.8@26dBm power, 802.11n
[42]2.4G3.3 V90 nm-CMOSTurn-off one -stage22.712.41810.4x1.6-
[43]2.4G3.3 V55 nm-CMOSDual Mode with Linearizing Body Network 22 *14 *21 *11 *-EVM:-27dB @17.3dBm power, 802.11n
[44]2.4G3.3 V180 nm-CMOSDual Mode with
Tunable Matching Network
22.34016.028-EVM:-25dB @15.7dBm power, 802.11n
[7]2.5G3.3 V180-nm CMOSDiscrete resize and PCT27.52420.515x1.5-
This work2.4G3.3 V55-nm CMOSMode Switching27.632.717.710x1.5EVM:-27dB @ 19dBm power, 802.11n
* Graphically estimated.
Disclaimer/Publisher’s Note: The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.

Share and Cite

MDPI and ACS Style

Shen, H.; Mo, T.; Wu, B. A Fully Integrated High Efficiency 2.4 GHz CMOS Power Amplifier with Mode Switching Scheme for WLAN Applications. Appl. Sci. 2023, 13, 7410. https://doi.org/10.3390/app13137410

AMA Style

Shen H, Mo T, Wu B. A Fully Integrated High Efficiency 2.4 GHz CMOS Power Amplifier with Mode Switching Scheme for WLAN Applications. Applied Sciences. 2023; 13(13):7410. https://doi.org/10.3390/app13137410

Chicago/Turabian Style

Shen, Haoyu, Taishan Mo, and Bin Wu. 2023. "A Fully Integrated High Efficiency 2.4 GHz CMOS Power Amplifier with Mode Switching Scheme for WLAN Applications" Applied Sciences 13, no. 13: 7410. https://doi.org/10.3390/app13137410

Note that from the first issue of 2016, this journal uses article numbers instead of page numbers. See further details here.

Article Metrics

Back to TopTop