figshare
Browse

sorry, we can't preview this file

IJPAM2.pdf (242.36 kB)

PERFORMANCE ANALYSIS OF SRAM CELL USING REVERSIBLE LOGIC GATES

Download (242.36 kB)
journal contribution
posted on 2019-02-01, 09:05 authored by BUKYA BALAJIBUKYA BALAJI
Reversible logic shows a great potential
in the design of Low-power circuits. Remarkable work
has been done in design of basic arithmetic circuits.
Present day progress in sequential circuit design of
reversible logic circuits has shown new ways in
performance of Static random access memory
(SRAM) and Dynamic random access memory
(DRAM). As the memory size is increasing
exponentially, the power absorbed by memory cells is
also growing rapidly. In recent years reversible logic
has achieved great interest because of its low power
performances. This paper proposes a new SRAM
c e l l which u s e s Feynman gates. The proposed
SRAM cell shows reduction of 66% in terms of
quantum cost, 66% reduction in quantum delay, 60%
reduction in number of gates count and 50% reduction
in number of transistors count

History

Usage metrics

    Licence

    Exports

    RefWorks
    BibTeX
    Ref. manager
    Endnote
    DataCite
    NLM
    DC