Published June 15, 2021 | Version v1
Thesis Open

Comparative Analysis of CMOS Operational Amplifiers with Dynamic Offset Cancellation

  • 1. Peter the Great St. Petersburg Polytechnic University

Contributors

  • 1. Peter the Great St. Petersburg Polytechnic University

Description

The given work is devoted to designing and implementing different dynamic offset cancellation techniques for 50 nm technology CMOS operational amplifiers. The goal is to minimize or get rid of the effects of the offset voltage. Offset voltage exists in all differential amplifiers due to the fact that no pair of transistors can be fabricated with the same size, there is always a slight difference in their dimensions (length or width), this gives rise to an undesirable effect called offset, the value of offset voltage for cheap commercial amplifiers are in the range of 1 to 10 mV, despite the fact that this isn’t a significant value, due to the high gain of such amplifiers, this voltage is amplified by tens or hundreds of times, this results in clipping of the output signal and this further limits the amplifier’s maximum allowable input voltage within the given dynamic range, hence its of great importance to take this small voltage into consideration, low-offset amplifiers find applications in mixers, analog to digital converters, instrumentation devices, etc. In this thesis, by using two different techniques for removing offset voltage (chopping and auto-zeroing), five low offset operational amplifiers were designed. The implemented methods reduced the flicker noise by more than 457 times (from 9.4 nV/√Hz to 20 pV/√Hz) at 1 Hz. All the simulations were done using Cadence Virtuoso.

Files

Ara Abdulsatar Assim.pdf

Files (3.1 MB)

Name Size Download all
md5:37184ddfb86f08b5af8ace3fd0c2c8aa
3.1 MB Preview Download

Additional details

Related works

Is published in
Thesis: 10.18720/SPBPU/3/2021/vr/vr21-2321 (DOI)