IPSJ Transactions on System and LSI Design Methodology
Online ISSN : 1882-6687
ISSN-L : 1882-6687
Towards Open-HW: A Platform to Design, Share and Deploy FPGA Accelerators in Low Cost
Qian ZhaoMotoki AmagasakiMasahiro IidaMorihiro KugaToshinori Sueyoshi
Author information
JOURNAL FREE ACCESS

2017 Volume 10 Pages 63-70

Details
Abstract

Field-programmable gate array (FPGA) is a promising technology for the implementing of high-performance and power-efficient cloud computing by serving dedicated hardware as co-processor to accelerate loads on CPUs. However, developing an FPGA-based system is challenging because the complexity of the hardware and software co-design. In this paper, we propose a platform named hCODE to simplify the design, share, and deployment of FPGA accelerators. First, we adopt a shell-and-IP design pattern to improve the reusability and the portability of accelerator designs. Second, we implement an open accelerator repository to bridge hardware development and software development on one platform. On the hCODE platform, hardware developers can provide designs that follow hCODE specifications, which allowing software engineers to easily search, download, and integrate accelerators in their applications without caring about the hardware details.

Content from these authors
© 2017 by the Information Processing Society of Japan
Previous article
feedback
Top