Indian Journal of Science and Technology
DOI: 10.17485/ijst/2017/v10i4/110898
Year: 2017, Volume: 10, Issue: 4, Pages: 1-4
Original Article
Deepa Singh*
Atal Bihari Vajpayee-Indian Institute of Information Technology, Gwalior - 474001, Madhya Pradesh, India; [email protected]
*Author for the correspondence:
Deepa Singh
Atal Bihari Vajpayee-Indian Institute of Information Technology, Gwalior - 474001, Madhya Pradesh, India; [email protected]
The idea is to develop a green digital clock design that consumes least amount of power for its network specific operation. Low Voltage complementary metal oxide semiconductor i.e. LVCMOS IO standard is used at fixed temperature and changing output load at various frequencies. FPGA family used is Virtex-6 and software used of simulation of proposed algorithm for digital clock is Xilinx. Coding is done using Verilog. The results are taken for LVCMOS at frequency of 0.1GHz, 1GHz, 10GHz and 100 GHz and data is collected to prove it green digital clock. For making any device green means the amount of power consumed by it should be small with desirable output. There is 89.60%, 98.56%, 99.46% and 99.56% saving in IOs power when we reduce output load from 5000pF to 500pF, 50pF, 5pF and 0.5pF respectively.
Keywords: Digital Clock, Energy Efficient, FPGA, LVCMOS25, Low Power
Subscribe now for latest articles and news.