skip to main content
10.1145/2429384.2429448acmconferencesArticle/Chapter ViewAbstractPublication PagesiccadConference Proceedingsconference-collections
research-article

Efficient multiple-bit retention register assignment for power gated design: concept and algorithms

Authors Info & Claims
Published:05 November 2012Publication History

ABSTRACT

Retention registers have been widely used in power gated design to store data during sleep mode. Since they consume much larger area and power than normal registers, it is imperative to minimize the total retention storage size. The current industry practice only replace all registers with single-bit retention ones, which significantly limits the design freedom and results in excessive area and power overhead. Towards this, for the first time in literature, we propose the concept of multi-bit retention register, with which only selected registers need to be replaced. It can significantly reduce the number of bits that need to be stored and thus the area and leakage power, but needs several clock cycles for mode transition. In addition, an efficient assignment algorithm is developed to minimize the total retention storage size subject to mode transition latency constraint. Experimental results show that our framework on average can reduce the leakage power in sleep mode and the retention storage area by 66.03%, compared with the single-bit retention register based design.

References

  1. P. Ashar, and S. Malik, "Implicit Computation of Minimum-Cost Feedback-Vertex Sets for Partial Scan and Other Applications", in Proc. Design Automation Conference, DAC, 1994, pp77--80 Google ScholarGoogle ScholarDigital LibraryDigital Library
  2. E. Choi, C. Shin, T. Kim, and Y. Shin, "Power-Gating-Aware High-Level Synthesis", in Proc. Low Power Electronics and Design (ISLPED), 2008, pp. 39--44. Google ScholarGoogle ScholarDigital LibraryDigital Library
  3. A. Darbari, B. M. Al-Hashimi, D. Flynn, and J. Biggs, "Selective State Retention Design using Symbolic Simulation" in Proc. Design, Automation & Test in Europe Conference & Exhibition (DATE), 2009, pp. 1644--1649. Google ScholarGoogle ScholarDigital LibraryDigital Library
  4. Mahmoodi-Meimand, H. and Roy, K, "Data-Retention Flip-Flops for Power-Down Applications", in Proc. IEEE Symposium on Circuit and System (ISCAS), 2004, pp. II - 677--80 Vol. 2Google ScholarGoogle Scholar
  5. H. Jiang, M. Marek-Sadowska, S. R. Nassif, "Benefits and costs of power-gating technique", in Proc. IEEE International Conference on Computer Design: VLSI in Computers and Processors (ICCD), 2005, pp. 559--566. Google ScholarGoogle ScholarDigital LibraryDigital Library
  6. H. Jiao and V. Kursun, "High-Speed and Low-Leakage MTCMOS Memory Registers" in Proc. Quality Electronic Design (ASQED), 2010, pp. 17--22.Google ScholarGoogle ScholarCross RefCross Ref
  7. M. Keating, D. Flynn, R. Aitken, A. Gibbons, and K. Shi, Low Power Methodology Manual, For System-on-Chip Design, Springer, 2007. Google ScholarGoogle ScholarDigital LibraryDigital Library
  8. H.-O. Kim and Y. Shin, "Semicustom design methodology of power gated circuits for low leakage applications," IEEE TCAS II, vol. 54, no. 6, June 2007, pp. 512--516.Google ScholarGoogle Scholar
  9. J. Seomun and Y. Shin, "Self-Retention of Data in Power-Gated Design", in Proc. SoC Design Conference (ISOCC), 2009, pp. 212--215.Google ScholarGoogle Scholar
  10. S. Yang, B. M. Al-Hashimi, D. Flynn, and S. Khursheed, "Scan Based Methodology for Reliable State Retention Power Gating Design", in Proc. Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010, pp. 69--74. Google ScholarGoogle ScholarDigital LibraryDigital Library

Recommendations

Comments

Login options

Check if you have access through your login credentials or your institution to get full access on this article.

Sign in
  • Published in

    cover image ACM Conferences
    ICCAD '12: Proceedings of the International Conference on Computer-Aided Design
    November 2012
    781 pages
    ISBN:9781450315739
    DOI:10.1145/2429384
    • General Chair:
    • Alan J. Hu

    Copyright © 2012 ACM

    Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from [email protected]

    Publisher

    Association for Computing Machinery

    New York, NY, United States

    Publication History

    • Published: 5 November 2012

    Permissions

    Request permissions about this article.

    Request Permissions

    Check for updates

    Qualifiers

    • research-article

    Acceptance Rates

    Overall Acceptance Rate457of1,762submissions,26%

    Upcoming Conference

    ICCAD '24
    IEEE/ACM International Conference on Computer-Aided Design
    October 27 - 31, 2024
    New York , NY , USA

PDF Format

View or Download as a PDF file.

PDF

eReader

View online with eReader.

eReader