The LHCb VELO Upgrade II: design and development of the readout electronics

Published 10 May 2024 © 2024 IOP Publishing Ltd and Sissa Medialab
, , Topical Workshop on Electronics for Particle Physics Citation A. Fernández Prieto on behalf of the LHCb VELO collaboration 2024 JINST 19 C05011 DOI 10.1088/1748-0221/19/05/C05011

1748-0221/19/05/C05011

Abstract

The LHCb collaboration proposes a Phase-II Upgrade of the detector, to be installed during the LHC Long Shutdown 4 (2032–2034). Operating in the HL-LHC environment poses significant challenges to the design of the upgraded detector, and in particular to its tracking system. The primary and secondary vertices reconstruction will become more difficult due to the increase, by a factor of 7.5, of the average number of interactions per bunch crossing. The performance of the VErtex LOcator (VELO), which is the tracking detector surrounding the interaction region, is essential to the success of this Phase-II Upgrade. Data rates are especially critical for the LHCb full software trigger, and with the expected higher particle flux, the VELO Upgrade-II detector will have to tolerate a dramatically increased data rate: assuming the same hybrid pixel design and detector geometry, the front-end electronics (ASICs) of the VELO Upgrade-II will have to cope with rates as high as 8 Ghits/s, with the hottest pixels reaching up to 500 khits/s. With this input rate, the data output from the VELO will exceed 30 Tbit/s, with potentially a further increase if more information is added to the read-out. This paper outlines the challenges being addressed and the solutions under investigation for reading out the VELO sub-detector.

Export citation and abstract BibTeX RIS