Brought to you by:
Paper

High-stage analog accumulator for TDI CMOS image sensors*

, , and

© 2016 Chinese Institute of Electronics
, , Citation Jianxin Li et al 2016 J. Semicond. 37 025001 DOI 10.1088/1674-4926/37/2/025001

1674-4926/37/2/025001

Abstract

The impact of the parasitic phenomenon on the performance of the analog accumulator in TDI CMOS image sensor is analyzed and resolved. A 128-stage optimized accumulator based on 0.18-μm one-poly four-metal 3.3 V CMOS technology is designed and simulated. A charge injection effect from the top plate sampling is employed to compensate the un-eliminated parasitics based on the accumulator with a decoupling switch, and then a calibration circuit is designed to restrain the mismatch and Process, Voltage and Temperature (PVT) variations. The post layout simulation indicates that the improved SNR of the accumulator upgrades from 17.835 to 21.067 dB, while an ideal value is 21.072 dB. In addition, the linearity of the accumulator is 99.62%. The simulation results of two extreme cases and Monte Carlo show that the mismatch and PVT variations are restrained by the calibration circuit. Furthermore, it is promising to design a higher stage accumulator based on the proposed structure.

Export citation and abstract BibTeX RIS

Footnotes

  • Project supported by the National Natural Science Foundation of China (Nos. 61404090, 61434004).

Please wait… references are loading.
10.1088/1674-4926/37/2/025001