Semiconductor Integrated Circuits

A single channel, 6-bit 230-MS/s asynchronous SAR ADC based on 2 bits/stage

, , and

2014 Chinese Institute of Electronics
, , Citation Han Xue et al 2014 J. Semicond. 35 075005 DOI 10.1088/1674-4926/35/7/075005

1674-4926/35/7/075005

Abstract

This paper proposes a single channel, 6-bit 230-MS/s asynchronous successive approximation register analog-to-digital converter (ADC) in an SMIC 65 nm CMOS technology. Through adopting the modified 2 bits/stage asynchronous control logic, the presented ADC actualizes a peak 40.90-dB spurious-free dynamic range and 29.05-dB signal-to-noise and distortion ratio at 230-MS/s sampling rate. Utilizing the dynamic comparator without the preamplifier, this work attains low-power design with only 0.93 mW power consumption and accomplishes a figure of merit of 174.67 fJ/step at 1 V supply voltage.

Export citation and abstract BibTeX RIS

10.1088/1674-4926/35/7/075005