SEMICONDUCTOR INTEGRATED CIRCUITS

Design of ternary clocked adiabatic static random access memory

and

2011 Chinese Institute of Electronics
, , Citation Wang Pengjun and Mei Fengna 2011 J. Semicond. 32 105010 DOI 10.1088/1674-4926/32/10/105010

1674-4926/32/10/105010

Abstract

Based on multi-valued logic, adiabatic circuits and the structure of ternary static random access memory (SRAM), a design scheme of a novel ternary clocked adiabatic SRAM is presented. The scheme adopts bootstrapped NMOS transistors, and an address decoder, a storage cell and a sense amplifier are charged and discharged in the adiabatic way, so the charges stored in the large switch capacitance of word lines, bit lines and the address decoder can be effectively restored to achieve energy recovery during reading and writing of ternary signals. The PSPICE simulation results indicate that the ternary clocked adiabatic SRAM has a correct logic function and low power consumption. Compared with ternary conventional SRAM, the average power consumption of the ternary adiabatic SRAM saves up to 68% in the same conditions.

Export citation and abstract BibTeX RIS

10.1088/1674-4926/32/10/105010