Skip to main content Accessibility help
×
Hostname: page-component-7c8c6479df-nwzlb Total loading time: 0 Render date: 2024-03-29T04:57:04.578Z Has data issue: false hasContentIssue false

7 - Nanowire Transistor Circuits

Published online by Cambridge University Press:  05 April 2016

Jean-Pierre Colinge
Affiliation:
Taiwan Semiconductor Manufacturing Company Limited (TSMC)
James C. Greer
Affiliation:
Tyndall National Institute, Ireland
Get access

Summary

CMOS circuits

Nanowire FETs can be used in the same fashion as any other type of MOSFET to construct the logic gates that are the building blocks for data processors and control circuits, as well as memory cells of various types such as static random access memory (SRAM), flash memory, and so on. The topology of nanowire transistors makes them particularly suitable for making array-like circuits such as crossbar nanowire circuits and nanoscale application-specific integrated circuits. Nanowire FETs can even be used as photodetectors [1]. Last but not least, nanowire transistor-based sensors can also be combined with CMOS electronics to deliver powerful chemical or biomedical analytical devices.

Nanowire transistors can be used as single devices. They can also be used in serial or parallel combinations. Figure 7.1 shows horizontal nanowire transistors in a parallel configuration; using this architecture a high current drive with a small layout footprint can be achieved [2]. Vertical nanowire transistors lend themselves quite naturally to the formation of NAND-based architectures as shown in Fig. 7.2.

CMOS logic

Techniques for the design and optimization of nanowire circuits are still in their infancy. Key performance indicators (KPIs) include ON/OFF currents, effective current and effective gate capacitance, CV/I, integration density, and other performance measures normally associated with CMOS transistors. Key process and layout parameters include number of nanowires per transistor, footprint, nanowire diameter, and other process-related parameters such as gate length, gate over-underlap length and source/drain (S/D) region length. One particular study indicates that through design optimization, the total capacitance and parasitic resistance of typical nanowire CMOS gates can be reduced by over 80% compared to nanowire designs without optimized process parameters. Significant improvements are achieved through the reduction of the source/drain extension length, gate overlap, and nanowire diameter. Optimization of the device parameters can also achieve an improvement of over 90% reduction in delay and power consumption at the circuit level [3].

With the decrease of both device dimensions and supply voltage, variability has become an important issue in integrated circuit fabrication. Device parameters such as threshold voltage, drain-induced barrier lowering (DIBL), and ON and OFF currents exhibit statistical variations. The origins of these variations are multiple and include gate line edge roughness (LER), random doping fluctuations (RDF), nanowire diameter variations, and/or nanowire surface roughness.

Type
Chapter
Information
Nanowire Transistors
Physics of Devices and Materials in One Dimension
, pp. 221 - 248
Publisher: Cambridge University Press
Print publication year: 2016

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

[1] Roudsari, A. Fadaviet al., “Junction-less phototransistor with nanowire channels, a modeling study,” Optics Express, vol. 22, no. 10, pp. 12573–12582 (2014)Google Scholar
[2] Ernst, T.et al., “Ultra-dense silicon nanowires: a technology, transport and interfaces challenges insight,” Microelectronics Engineering, vol. 88, pp. 1198–1202 (2011)Google Scholar
[3] Liu, Y.et al., “Design optimization for digital circuits built with gate-all-around silicon nanowire transistors,” IEEE Transactions on Electron Devices, vol. 59, no. 7, pp. 1844–1850 (2012)Google Scholar
[4] Sleight, J.W.et al., “Gate-all-around silicon nanowire MOSFETs and circuits,” Proceedings Device Research Conference (DRC), pp. 269–272 (2010)
[5] Kuhn, K.J.et al., “Process technology variation,” IEEE Transactions on Electron Devices, vol. 58, no. 8, pp. 2197–2208 (2011)Google Scholar
[6] Bindal, A.et al., “The design of dual work function CMOS transistors and circuits using silicon nanowire technology,” IEEE Transactions on Nanotechnology, vol. 6, no. 3, pp. 291–302 (2007)Google Scholar
[7] Bindal, A., Hamedi-Hagh, S., “Exploratory study on power-efficient silicon nano-wire dynamic NMOSFET/PMESFET logic,” IET Science, Measurement and Technology, vol. 1, no. 2, pp. 121–130 (2007)Google Scholar
[8] Sato, S.et al., “Electrical characteristics of asymmetrical silicon nanowire field-effect transistors,” Applied Physics Letters, vol. 99, pp. 223518/1–3 (2011)Google Scholar
[9] Sakui, K., Endoh, T., “A new vertical MOSFET ‘vertical logic circuit (VLC) MOSFET’ suppressing asymmetric characteristics and realizing an ultra compact and robust logic circuit,” Solid-State Electronics, vol. 54, pp. 1457–1462 (2010)Google Scholar
[10] Venugopalan, S.et al., “Modeling intrinsic and extrinsic asymmetry of 3D cylindrical gate/ gate-all-around FETs for circuit simulations,” Proceedings 11th Non-Volatile Memory Technology Symposium (NVMTS), pp. 1–4 (2011)
[11] Hamedi-Hagh, S., Bindal, A., “Spice modeling of silicon nanowire field-effect transistors for high-speed analog integrated circuits,” IEEE Transactions on Nanotechnology, vol. 7, no. 6, pp. 766–775 (2008)Google Scholar
[12] Maheshwaram, S.et al., “Device circuit co-design issues in vertical nanowire CMOS platform,” IEEE Electron Device Letters, vol. 33, no. 7, pp. 934–936 (2013)Google Scholar
[13] Maheshwaram, S.et al., “Vertical nanowire CMOS parasitic modeling and its performance analysis,” IEEE Transactions on Electron Devices, vol. 60, no. 9, pp. 2943–2949 (2013)Google Scholar
[14] Song, X.et al., “Impact of DIBL variability on SRAM static noise margin analyzed by DMA SRAM TEG,” Technical Digest of International Electron Device Meeting (IEDM), pp. 62–65 (2010)
[15] Li, Y., Lu, C.-S., “Characteristic comparison of SRAM cells with 20 nm planar MOSFET, omega FinFET and nanowire FinFET,” Proceedings of the 6th IEEE Conference on Nanotechnology (IEEE-NANO), pp. 339–342 (2006)
[16] Nayak, K.et al., “CMOS logic device and circuit performance of Si gate all around nanowire MOSFET,” IEEE Transactions on Electron Devices, vol. 61, no. 9, pp. 3066–3074 (2014)Google Scholar
[17] Suk, S.D.et al., “TSNWFET for SRAM cell application: performance variation and process dependency,” Proceedings Symposium on VLSI Technology, pp. 38–39 (2008)
[18] Rashmi, A.K., Kranti, A., Armstrong, G.A., “Insights into gate-underlap design in double gate based 6-T SRAM cell for low voltage applications,” Proceedings IEEE International SOI Conference, pp. 61–62 (2008)
[19] Kranti, A.et al., “Junctionless 6T SRAM cell,” Electronics Letters, vol. 46, no. 22, pp. 1491–1493 (2010)Google Scholar
[20] Liao, Y.-B.et al., “Assessment of structure variation in silicon nanowire FETs and impact on SRAM,” Microelectronics Journal, vol. 43, pp. 300–304 (2012)Google Scholar
[21] Buddharaju, K.D.et al., “Gate-all-around Si-nanowire CMOS inverter logic fabricated using top-down approach,” Proceedings of European Solid-State Device Research Conference (ESSDERC), pp. 303–306 (2007)
[22] Zheng, P.et al., “Variation-aware comparative study of 10-nm GAA versus FinFET 6-T SRAM performance and yield,” IEEE Transactions on Electron Devices (2014), DOI: 10.1109/TED.2014.2360351
[23] Tsai, M.-F.et al., “Design and optimization of 6T SRAM using vertically stacked nanowire MOSFETs,” Proceedings of International Symposium on VLSI Technology, Systems and Applications (VLSI-TSA), pp. 139–140 (2013)
[24] Bindal, A. and Hamedi-Hagh, S., “Silicon nano-wire transistors and their applications for the future of VLSI: an exploratory design study of a 16×16 static random access memory using silicon nanowire transistors,” Journal of Nanoelectronics and Optoelectronics, vol. 2, no. 3, pp. 294–303 (2007)Google Scholar
[25] Na, H., Endoh, T., “A compact half select disturb free static random access memory cell with stacked vertical metal–oxide–semiconductor field-effect transistor,” Japanese Journal of Applied Physics, vol. 51, pp. 02BD03.1–8 (2012)Google Scholar
[26] Maeda, T.et al., “Multi-stacked 1G cell/layer pipe-shaped BiCS flash memory,” Symposium on VLSI Technology Digest of Technical Papers, pp. 22–23 (2009)
[27] Jang, J.et al., “Vertical cell array using TCAT (terabit cell array transistor) technology for ultra high density NAND flash memory,” Symposium on VLSI Technology Digest of Technical Papers, pp. 192–193 (2009)
[28] Kim, W.et al., “Multi-layered vertical gate NAND flash overcoming stacking limit for terabit density storage,” Symposium on VLSI Technology Digest of Technical Papers, pp. 188–189 (2009)
[29] Yeo, K.H.et al., “Gate-all-around single silicon nanowire MOSFET with 7 nm width for SONOS NAND flash memory,” Symposium on VLSI Technology Digest of Technical Papers, pp. 138–139 (2008)
[30] Sun, Y.et al., “Junction-less stackable SONOS memory realized on vertical-Si-nanowire for 3-D application,” Proceedings of International Symposium on VLSI Technology, Systems and Applications (VLSI-TSA), pp. 154–155 (2011)
[31] Sun, Y.et al., “Demonstration of memory string with stacked junction-less SONOS realized on vertical silicon nanowire,” Technical Digest of International Electron Device Meeting (IEDM), pp. 223–226 (2011)
[32] Sun, Y., Yu, H.Y., Singh, N., Leong, K.C., Lo, G.Q., Kwong, D.L., “Junctionless vertical-Si-nanowire-channel-based SONOS memory with 2-bit storage per cell,” IEEE Electron Device Letters, vol. 32, no. 6, pp. 725–727 (2011)Google Scholar
[33] Choi, S.-J.et al., “A novel junctionless all-around-gate SONOS device with a quantum nanowire on a bulk substrate for 3D stack NAND flash memory,” Symposium on VLSI Technology Digest of Technical Papers, pp. 74–75 (2011)
[34] Wang, X.P.et al., “Highly compact 1T-1R architecture (4F2 footprint) involving fully CMOS compatible vertical GAA nano-pillar transistors and oxide-based RRAM cells exhibiting excellent NVM properties and ultra-low power operation,” Technical Digest of International Electron Device Meeting (IEDM), pp. 493–496 (2012)
[35] Prince, B., Vertical 3D Memory Technologies, Wiley (2014)
[36] Vandooren, A., Colinge, J.P., Flandre, D., “Gate-all-around OTA's for rad-hard and high-temperature analog applications,” IEEE Transactions on Nuclear Science, vol. 46, no. 4, pp. 1242–1249 (1999)Google Scholar
[37] Colinge, J.P., Silicon-on-Insulator Technology: Materials to VLSI, edn., Springer, p. 182 and pp. 299–231 (2004)
[38] Liu, Y.et al., “Improving analog/RF performance of multi-gate devices through multi-dimensional design optimization with awareness of variations and parasitics,” Technical Digest of International Electron Device Meeting (IEDM), pp. 339–342 (2012)
[39] Shin, S., Kang, I.M., Kim, K.R., “Extraction method for substrate-related components of vertical junctionless silicon nanowire field-effect transistors and its verification on radio frequency characteristics,” Japanese Journal of Applied Physics, vol. 51, pp. 06FE20/1–7 (2012)Google Scholar
[40] Zota, C.B.et al., “Radio-frequency characterization of selectively regrown InGaAs lateral nanowire MOSFETs,” IEEE Transactions on Electron Devices (2014), DOI: 10.1109/TED.2014.2363732
[41] Doria, R.T.et al., “Junctionless multiple-gate transistors for analog applications,” IEEE Transactions on Electron Devices, vol. 58, no. 8, pp. 2511–2519 (2011)Google Scholar
[42] Tan, M.L.P.et al., “The drain velocity overshoot in an 80 nm metal–oxide–semiconductor field effect transistor,” Journal of Applied Physics, vol. 105, no. 7, pp. 074503–1-7 (2009)Google Scholar
[43] Wang, T., Lou, L., Lee, C., “A junctionless gate-all-around silicon nanowire FET of high linearity and its potential applications,” IEEE Electron Device Letters, vol. 34, no. 4, p. 478 (2013)Google Scholar
[44] Hamedi-Hagh, S., Bindal, A., “Spice modeling of silicon nanowire field-effect transistors for high-speed analog integrated circuits,” IEEE Transactions on Nanotechnology, vol. 7, no. 6, pp. 766–775 (2008)Google Scholar
[45] Hamedi-Hagh, S.et al., “Design of next generation amplifiers using nanowire FETs,” Journal of Electrical Engineering & Technology, vol. 3, no. 4, pp. 566–570 (2008)Google Scholar
[46] Cui, Y., Lieber, C.M., “Functional nanoscale electronic devices assembled using silicon nanowire building blocks,” Science, vol. 291, no. 5505, pp. 851–853, 2001Google Scholar
[47] Huang, Yuet al., “Logic gates and computation from assembled nanowire building blocks,” Science, vol. 294, no. 9, pp. 1313–1317 (2001)Google Scholar
[48] Narayanan, P.et al., “Integrated nanosystems with junctionless crossed nanowire transistors,” Proceedings 11th IEEE International Conference on Nanotechnology, pp. 845–848 (2011)
[49] Chuia, C.O.et al., “Heterogeneous integration of epitaxial nanostructures – Strategies and application drivers,” in Nanoepitaxy: Materials and Devices IV, Edited by Kobayashi, Nobuhiko P., Talin, A.A., Islam, M.S., Proceedings of SPIE, vol. 8467, p. 84670R (2012)
[50] Moritz, C.A., Narayanan, P., Chui, C.O., “Nanoscale application specific integrated circuits,” in Nanoelectronic Circuit Design, Jha, N.K. and Chen, D., eds., Springer, pp. 215–275 (2011)
[51] Frachel, S.et al., “Silicon nanoarray circuits design, modeling, simulation and fabrication,” Proceedings 12th IEEE International Conference on Nanotechnology (IEEE-NANO), pp. 1–5 (2012)
[52] Bindal, A., Hamedi-Hagh, S., “Static NMOS circuits for crossbar architectures using silicon nano-wire technology,” Semiconductor Science and Technology, vol. 22, pp. 54–64 (2007)Google Scholar
[53] Vaurette, F.et al., “Confinement-modulated junctionless nanowire transistors for logic circuits,” Nanoscale, vol. 6, pp. 13446–13450 (2014)Google Scholar
[54] Yan, H.et al., “Programmable nanowire circuits for nanoprocessors,” Nature, vol. 470, no. 10, pp. 240–244 (2011)Google Scholar
[55] http://spectrum.ieee.org/computing/hardware/rudimentary-computer-built-from-nanowires
[56] Yao, J.et al., “Nanowire nanocomputer as a finite-state machine,” Proceedings of the National Academy of Sciences of the United States of America (PNAS), vol. 111, no. 7, pp. 2431–2435 (2014) DOI: 10.1073/pnas.1323818111Google Scholar
[57] Frache, S., Graziano, M., Zamboni, M., “Nanoarray architectures multilevel simulation,” ACM Journal on Emerging Technologies in Computing Systems, vol. 10, no. 1, pp. 6:2–6:20 (2014)Google Scholar
[58] Ranone, P.et al., “Fault tolerant nanoarray circuits: automatic design and verification,” Proceedings of 2014 IEEE 32nd VLSI Test Symposium (VTS), (2014)
[59] Marchi, M. Deet al., “Polarity control in double-gate, gate-all-around vertically stacked silicon nanowire FETs,” Technical Digest of International Electron Device Meeting (IEDM), pp. 183–186 (2012)
[60] Marchi, M. Deet al., “Configurable logic gates using polarity-controlled silicon nanowire gate-all-around FETs,” IEEE Electron Device Letters, vol. 35, no. 8, pp. 880–882 (2014)Google Scholar
[61] Schwalke, U., Krauss, T., Wessely, F., “Dopant-free CMOS on SOI: multi-gate Si-nanowire transistors for logic and memory applications,” Electrochemical Society (ECS) Transactions, vol. 53, no. 5, pp. 105–114 (2013)Google Scholar
[62] Heinzig, A.et al., “Reconfigurable silicon nanowire transistors,” Nano Letters, vol. 12, no. 1, pp. 119–124 (2012)Google Scholar
[63] Heinzig, A.et al., “Dually active silicon nanowire transistors and circuits with equal electron and hole transport,” Nano Letters, vol. 13, no. 9, pp. 4176–4181 (2013)Google Scholar
[64] Trommer, J.et al., “Elementary aspects for circuit implementation of reconfigurable nanowire transistors,” IEEE Electron Device Letters, vol. 35, no. 1, pp. 141–143 (2014)Google Scholar
[65] Liou, J.J., “Challenges of electrostatic discharge (ESD) protection in silicon nanowire technology,” Proceedings of the 28th International Conference on Microelectronics (MIEL), pp. 11–13 (2012)
[66] Liu, W.et al., “Electrostatic discharge robustness of Si nanowire field-effect transistors,” IEEE Electron Device Letters, vol. 30, no. 9, p. 969 (2009)Google Scholar
[67] Liu, W.et al., “Evaluation of nanowire field-effect transistors for electrostatic discharge (ESD) applications,” 17th IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA), pp. 1–5 (2010)
[68] Chen, H.-C.et al., “Magnetic-composite-modified polycrystalline-silicon nanowire field-effect transistor for vascular endothelial growth factor detection and cancer diagnosis,” Analytical Chemistry, vol. 86, no. 19, pp. 9443–9450 (2014)Google Scholar
[69] Shen, M.-Y., Li, B.-R., Li, Y.-K., “Silicon nanowire field-effect-transistor based biosensors: from sensitive to ultra-sensitive,” Biosensors and Bioelectronics, vol. 60, pp. 101–111 (2014)Google Scholar
[70] Chen, M.-Y., Li, B.-R., Chen, Y.-T., “Silicon nanowire field-effect transistor-based biosensors for biomedical diagnosis and cellular recording investigation,” Nano Today, vol. 6, pp. 131–154 (2011)Google Scholar
[71] Georgiev, Y.M.et al., “Fully CMOS-compatible top-down fabrication of sub-50 nm silicon nanowire sensing devices,” Microelectronic Engineering, vol. 118, pp. 47–53 (2014)Google Scholar
[72] Gao, A.et al., “CMOS-compatible silicon nanowire based field-effect pH sensor,” International Conference on Manipulation, Manufacturing and Measurement on the Nanoscale (3M-NANO), pp. 113–116 (2012)
[73] Stern, E.et al., “Label-free immunodetection with CMOS-compatible semiconducting nanowires,” Nature, vol. 445, pp. 519–522 (2007)Google Scholar
[74] Pui, T.-S.et al., “CMOS-compatible nanowire sensor arrays for detection of cellular bioelectricity,” Small, vol. 5, no. 2, pp. 208–212 (2009)Google Scholar
[75] Ginet, P.et al., “CMOS-compatible fabrication of top-gated field-effect transistor silicon nanowire-based biosensors,” Journal of Micromechanics and Microengineering, vol. 21, no. 6, p. 065008 (2011)Google Scholar
[76] Buitrago, E.et al., “The top-down fabrication of a 3D-integrated, fully CMOS-compatible FET biosensor based on vertically stacked SiNWs and FinFETs,” Sensors and Actuators B: Chemical, vol. 193, pp. 400–412 (2014)Google Scholar
[77] Zhao, X.et al., “One-dimensional nanostructure field-effect sensors for gas detection,” Sensors, vol. 14, pp. 13999–14020 (2014)Google Scholar
[78] Buitrago, E.et al., “Junctionless silicon nanowire transistors for the tunable operation of a highly sensitive, low power sensor,” Sensors and Actuators B, vol. 183, pp. 1–10 (2013)Google Scholar
[79] Chua, J.H.et al., “Label-free electrical detection of cardiac biomarker with complementary metal-oxide semiconductor-compatible silicon nanowire sensor arrays,” Analytical Chemistry, vol. 81, pp. 6266–6271 (2009)Google Scholar
[80] Lee, J.et al., “Complementary silicon nanowire hydrogen ion sensor with high sensitivity and voltage output,” IEEE Electron Device Letters, vol. 33, no. 12, pp. 1768–1170 (2012)Google Scholar
[81] Buitrago, E.et al., “Electrical characterization of high performance, liquid gated vertically stacked SiNW-based 3D FET biosensors,” Sensors and Actuators B: Chemical, vol. 199, pp. 291–300 (2014)Google Scholar
[82] Gautam, R.et al., “Numerical model of gate-all-around MOSFET with vacuum gate dielectric for biomolecule detection,” IEEE Electron Device Letters, vol. 33, no. 12, pp. 1756–1758 (2012)Google Scholar
[83] Tang, X.et al., “Direct protein detection with a nano-interdigitated array gate MOSFET,” Biosensors and Bioelectronics, vol. 24, pp. 3531–3537 (2009)Google Scholar
[84] Nair, P.R., Alam, M.A., “Design considerations of silicon nanowire biosensors,” IEEE Transactions on Electron Devices, vol. 54, no. 12, pp. 3400–3408 (2007)Google Scholar
[85] Yu, R.et al., “Si junctionless transistor for sensing application: subthreshold region sensor,” Proceedings EUROSOI Conference (2013)
[86] Georgiev, Y.M.et al., “Fully CMOS-compatible top-down fabrication of sub-50 nm silicon nanowire sensing devices,” Microelectronic Engineering, vol. 118, pp. 47–53 (2014)Google Scholar
[87] Buitragoa, E.et al., “Attomolar streptavidin and pH, low power sensor based on 3D vertically stacked SiNW FETs,” Proceedings of the International Symposium on VLSI Technology, Systems and Applications (VLSI-TSA), pp. 147–148 (2014)

Save book to Kindle

To save this book to your Kindle, first ensure coreplatform@cambridge.org is added to your Approved Personal Document E-mail List under your Personal Document Settings on the Manage Your Content and Devices page of your Amazon account. Then enter the ‘name’ part of your Kindle email address below. Find out more about saving to your Kindle.

Note you can select to save to either the @free.kindle.com or @kindle.com variations. ‘@free.kindle.com’ emails are free but can only be saved to your device when it is connected to wi-fi. ‘@kindle.com’ emails can be delivered even when you are not connected to wi-fi, but note that service fees apply.

Find out more about the Kindle Personal Document Service.

Available formats
×

Save book to Dropbox

To save content items to your account, please confirm that you agree to abide by our usage policies. If this is the first time you use this feature, you will be asked to authorise Cambridge Core to connect with your account. Find out more about saving content to Dropbox.

Available formats
×

Save book to Google Drive

To save content items to your account, please confirm that you agree to abide by our usage policies. If this is the first time you use this feature, you will be asked to authorise Cambridge Core to connect with your account. Find out more about saving content to Google Drive.

Available formats
×